J-Link LITE Cortex-M V9

From SEGGER Wiki
Jump to navigation Jump to search

This page contains the general, mechanical and electrical specifications as well as an overview of supported soft- and hardware features of the SEGGER J-Link LITE Cortex-M V9.

Hardware Features

Feature Supported
USB 2.0 Full Speed YES.png
JTAG interface YES.png
SWD interface YES.png
SWO interface YES.png
SPI interface NO.png
QSPI interface NO.png
Microchip ICSP interface NO.png
Renesas FINE interface NO.png
SiLabs C2 2-wire interface NO.png
ETB Trace ARM7/9 NO.png
ETB Trace Cortex-M YES.png
ETB Trace Cortex-A/R NO.png
ETM Trace Cortex-M NO.png
VCOM NO.png
Memory Stop mode support YES.png
Cortex-M Monitor Mode debugging NO.png
SWD Multi-Drop NO.png
CMSIS-DAP mode NO.png

Supported cores

J-Link provides debugging support for the following cores.

Note:
If you are interested in J-Link support for a core that is not listed here, please feel free to request support via the SEGGER support ticket system.
Core Supported
ARM legacy Cores
ARM7 NO.png
ARM9 NO.png
ARM11 NO.png
ARM Cortex Cores
Cortex-A5 NO.png
Cortex-A7 NO.png
Cortex-A8 NO.png
Cortex-A9 NO.png
Cortex-A12 NO.png
Cortex-A15 NO.png
Cortex-A17 NO.png
Cortex-A53 NO.png
Cortex-A55 NO.png
Cortex-A57 NO.png
Cortex-A72 NO.png
Cortex-M0 YES.png
Cortex-M0+ YES.png
Cortex-M1 YES.png
Cortex-M3 YES.png
Cortex-M4 YES.png
Cortex-M7 YES.png
Cortex-M23 YES.png
Cortex-M33 YES.png
Cortex-R4 NO.png
Cortex-R5 NO.png
Cortex-R8 NO.png
SC000 (M0 secure) YES.png
SC300 (M3 secure) YES.png
RISC-V
RV32 NO.png
RV64 NO.png
Microchip PIC32
PIC32MX NO.png
PIC32MZ NO.png
SiLabs 8051
EFM8 NO.png
Renesas RX
RX110 NO.png
RX111 NO.png
RX210 NO.png
RX21A NO.png
RX220 NO.png
RX610 NO.png
RX621 NO.png
RX62G NO.png
RX62G NO.png
RX62N NO.png
RX62T NO.png
RX630 NO.png
RX631 NO.png
RX63N NO.png
RX63T NO.png
RX64M NO.png