Difference between revisions of "J-Link EDU Mini V1"

From SEGGER Wiki
Jump to: navigation, search
(Created page with "This page contains the general, mechanical and electrical specifications as well as an overview of supported soft- and hardware features of the SEGGER '''J-Link EDU Mini V1'''...")
 
(3 intermediate revisions by 3 users not shown)
Line 19: Line 19:
 
|-
 
|-
 
! style="text-align:left;"|cJTAG interface || {{YES}}
 
! style="text-align:left;"|cJTAG interface || {{YES}}
  +
|-
  +
! style="text-align:left;"|cJTAG interface without/buggy KEEPER logic || {{YES}}
 
|-
 
|-
 
! style="text-align:left;"|SWD interface || {{YES}}
 
! style="text-align:left;"|SWD interface || {{YES}}
Line 78: Line 80:
 
! style="text-align:left;"|Cortex-A17 || {{YES}}
 
! style="text-align:left;"|Cortex-A17 || {{YES}}
 
|-
 
|-
! style="text-align:left;"|Cortex-A53 || {{YES}}
+
! style="text-align:left;"|Cortex-A53 || {{NO}}
 
|-
 
|-
! style="text-align:left;"|Cortex-A57 || {{YES}}
+
! style="text-align:left;"|Cortex-A57 || {{NO}}
 
|-
 
|-
! style="text-align:left;"|Cortex-A72 || {{YES}}
+
! style="text-align:left;"|Cortex-A72 || {{NO}}
 
|-
 
|-
 
! style="text-align:left;"|Cortex-M0 || {{YES}}
 
! style="text-align:left;"|Cortex-M0 || {{YES}}
Line 99: Line 101:
 
|-
 
|-
 
! style="text-align:left;"|Cortex-M33 || {{YES}}
 
! style="text-align:left;"|Cortex-M33 || {{YES}}
  +
|-
  +
! style="text-align:left;"|Cortex-M85 || {{YES}}
 
|-
 
|-
 
! style="text-align:left;"|Cortex-R4 || {{YES}}
 
! style="text-align:left;"|Cortex-R4 || {{YES}}
Line 134: Line 138:
 
|-
 
|-
 
! style="text-align:left;"|RX111 || {{NO}}
 
! style="text-align:left;"|RX111 || {{NO}}
  +
|-
  +
! style="text-align:left;"|RX140 || {{NO}}
 
|-
 
|-
 
! style="text-align:left;"|RX210 || {{NO}}
 
! style="text-align:left;"|RX210 || {{NO}}
Line 162: Line 168:
 
|-
 
|-
 
! style="text-align:left;"|RX64M || {{NO}}
 
! style="text-align:left;"|RX64M || {{NO}}
  +
|-
  +
! style="text-align:left;"|RX660 || {{NO}}
 
|}
 
|}

Revision as of 07:20, 8 August 2022

This page contains the general, mechanical and electrical specifications as well as an overview of supported soft- and hardware features of the SEGGER J-Link EDU Mini V1.

Hardware and Software Features

Hardware version 1
Hardware Features
USB 2.0 Full Speed YES.png
USB 2.0 Hi-Speed NO.png
JTAG interface YES.png
cJTAG interface YES.png
cJTAG interface without/buggy KEEPER logic YES.png
SWD interface YES.png
SWO interface YES.png
SPI interface NO.png
QSPI interface NO.png
Microchip ICSP interface NO.png
Renesas FINE interface NO.png
SiLabs C2 2-wire interface NO.png
ETB Trace ARM7/9 NO.png
ETB Trace Cortex-M YES.png
ETB Trace Cortex-A/R NO.png
ETM Trace Cortex-M NO.png
VCOM NO.png
Memory Stop mode support YES.png
Cortex-M Monitor Mode debugging NO.png
SWD Multi-Drop NO.png
CMSIS-DAP mode NO.png
ARM legacy Cores
ARM7 NO.png
ARM9 NO.png
ARM11 NO.png
ARM Cortex Cores
Cortex-A5 YES.png
Cortex-A7 YES.png
Cortex-A8 YES.png
Cortex-A9 YES.png
Cortex-A12 YES.png
Cortex-A15 YES.png
Cortex-A17 YES.png
Cortex-A53 NO.png
Cortex-A57 NO.png
Cortex-A72 NO.png
Cortex-M0 YES.png
Cortex-M0+ YES.png
Cortex-M1 YES.png
Cortex-M3 YES.png
Cortex-M4 YES.png
Cortex-M7 YES.png
Cortex-M23 YES.png
Cortex-M33 YES.png
Cortex-M85 YES.png
Cortex-R4 YES.png
Cortex-R5 YES.png
Cortex-R8 YES.png
SC000 (M0 secure) YES.png
SC300 (M3 secure) YES.png
RISC-V
RV32 YES.png
RV64 YES.png
Microchip PIC32
PIC32MX NO.png
PIC32MZ NO.png
SiLabs 8051
EFM8 NO.png
Renesas RX
RX110 NO.png
RX111 NO.png
RX140 NO.png
RX210 NO.png
RX21A NO.png
RX220 NO.png
RX610 NO.png
RX621 NO.png
RX62G NO.png
RX62G NO.png
RX62N NO.png
RX62T NO.png
RX630 NO.png
RX631 NO.png
RX63N NO.png
RX63T NO.png
RX64M NO.png
RX660 NO.png