Difference between revisions of "J-Link PLUS V11"

From SEGGER Wiki
Jump to: navigation, search
(4 intermediate revisions by the same user not shown)
Line 1: Line 1:
  +
__TOC__
 
  +
This page contains the general, mechanical and electrical specifications as well as an overview of supported soft- and hardware features of the SEGGER '''J-Link PLUS V11'''.
 
  +
== Hardware and Software Features ==
This page contains the general, mechanical and electrical specifications of the SEGGER '''J-Link PLUS V11'''.
 
  +
{| class="wikitable"
 
  +
|+
  +
|-
  +
|- style="text-align:center"
  +
|colspan="8"| Hardware Features
  +
|-
  +
! style="text-align:left;"|USB 2.0 Full Speed
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|USB 2.0 Hi-Speed
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|JTAG interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|cJTAG interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SWD interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SWO interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SPI interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|QSPI interface
  +
| [[File:NO.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Microchip ICSP interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Renesas FINE interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SiLabs C2 2-wire interface
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ETB Trace ARM7/9
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ETB Trace Cortex-M
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ETB Trace Cortex-A/R
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ETM Trace Cortex-M
  +
| [[File:NO.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|VCOM
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Memory Stop mode support
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M Monitor Mode debugging
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SWD Multi-Drop
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|CMSIS-DAP mode
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
|- style="text-align:center"
  +
|colspan="7"| ARM legacy Cores
  +
|-
  +
! style="text-align:left;"|ARM7
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ARM9
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|ARM11
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
|- style="text-align:center"
  +
|colspan="7"| ARM Cortex Cores
  +
|-
  +
! style="text-align:left;"|Cortex-A5
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A7
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A8
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A9
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A12
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A15
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A17
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A53
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A57
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-A72
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M0
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M0+
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M1
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M3
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M4
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M7
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M23
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-M33
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-R4
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-R5
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|Cortex-R8
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SC000 (M0 secure)
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|SC300 (M3 secure)
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
|- style="text-align:center"
  +
|colspan="7"| RISC-V
  +
|-
  +
! style="text-align:left;"|RV32
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RV64
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
|- style="text-align:center"
  +
|colspan="7"| Microchip PIC32
  +
|-
  +
! style="text-align:left;"|PIC32MX
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|PIC32MZ
  +
| [[File:YES.png|20px|link=]]
  +
|- style="text-align:center"
  +
|colspan="7"| SiLabs 8051
  +
|-
  +
! style="text-align:left;"|EFM8
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
|- style="text-align:center"
  +
|colspan="7"| Renesas RX
  +
|-
  +
! style="text-align:left;"|RX110
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX111
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX210
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX21A
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX220
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX610
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX621
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX62G
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX62G
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX62N
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX62T
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX630
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX631
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX63N
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX63T
  +
| [[File:YES.png|20px|link=]]
  +
|-
  +
! style="text-align:left;"|RX64M
  +
| [[File:YES.png|20px|link=]]
  +
|}
   
 
== Specifications ==
 
== Specifications ==

Revision as of 12:16, 16 September 2021

This page contains the general, mechanical and electrical specifications as well as an overview of supported soft- and hardware features of the SEGGER J-Link PLUS V11.

Hardware and Software Features

Hardware Features
USB 2.0 Full Speed YES.png
USB 2.0 Hi-Speed YES.png
JTAG interface YES.png
cJTAG interface YES.png
SWD interface YES.png
SWO interface YES.png
SPI interface YES.png
QSPI interface NO.png
Microchip ICSP interface YES.png
Renesas FINE interface YES.png
SiLabs C2 2-wire interface YES.png
ETB Trace ARM7/9 YES.png
ETB Trace Cortex-M YES.png
ETB Trace Cortex-A/R YES.png
ETM Trace Cortex-M NO.png
VCOM YES.png
Memory Stop mode support YES.png
Cortex-M Monitor Mode debugging YES.png
SWD Multi-Drop YES.png
CMSIS-DAP mode YES.png
ARM legacy Cores
ARM7 YES.png
ARM9 YES.png
ARM11 YES.png
ARM Cortex Cores
Cortex-A5 YES.png
Cortex-A7 YES.png
Cortex-A8 YES.png
Cortex-A9 YES.png
Cortex-A12 YES.png
Cortex-A15 YES.png
Cortex-A17 YES.png
Cortex-A53 YES.png
Cortex-A57 YES.png
Cortex-A72 YES.png
Cortex-M0 YES.png
Cortex-M0+ YES.png
Cortex-M1 YES.png
Cortex-M3 YES.png
Cortex-M4 YES.png
Cortex-M7 YES.png
Cortex-M23 YES.png
Cortex-M33 YES.png
Cortex-R4 YES.png
Cortex-R5 YES.png
Cortex-R8 YES.png
SC000 (M0 secure) YES.png
SC300 (M3 secure) YES.png
RISC-V
RV32 YES.png
RV64 YES.png
Microchip PIC32
PIC32MX YES.png
PIC32MZ YES.png
SiLabs 8051
EFM8 YES.png
Renesas RX
RX110 YES.png
RX111 YES.png
RX210 YES.png
RX21A YES.png
RX220 YES.png
RX610 YES.png
RX621 YES.png
RX62G YES.png
RX62G YES.png
RX62N YES.png
RX62T YES.png
RX630 YES.png
RX631 YES.png
RX63N YES.png
RX63T YES.png
RX64M YES.png

Specifications

Specification Value
General
Supported OS Microsoft Windows (x86/x64), Linux (x86/x64/Arm), macOS (x86)
Electromagnetic compatibility (EMC) EN 55022, EN 55024
Operating temperature +5°C ... +60°C
Storage temperature -20°C ... +65 °C
Relative humidity (non-condensing) Max. 90% rH
Mechanical
Size (without cables) 100mm x 53mm x 27mm
Weight (without cables) 70g
Available interfaces
USB interface USB 2.0 (Hi-Speed); USB Type B
Target interface JTAG 20-pin (14-pin and other adapters available)
JTAG/SWD Interface, Electrical
Power supply USB powered Max. 50mA + Target Supply current.
Target interface voltage (VIF) 1.2V ... 5V
Target supply voltage 5V (derived from USB voltage)
Target supply current Max. 300mA
Reset Type Open drain. Can be pulled low or tristated.
Reset low level output voltage (VOL) VOL <= 10% of VIF
For the whole target voltage range (1.2V <= VIF <= 5V)
LOW level input voltage (VIL) VIL <= 40% of VIF
HIGH level input voltage (VIH) VIH >= 60% of VIF
For 1.2V <= VIF <= 3.6V
LOW level output voltage (VOL) with a load of 10 kOhm VOL <= 20% of VIF
HIGH level output voltage (VOH) with a load of 10 kOhm VOH >= 80% of VIF
For 3.6 <= VIF <= 5V
LOW level output voltage (VOL) with a load of 10 kOhm VOL <= 20% of VIF
HIGH level output voltage (VOH) with a load of 10 kOhm VOH >= 80% of VIF
JTAG/SWD Interface, Timing
Target interface speed Max. 15 MHz
SWO sampling frequency Max. 30 MHz
Data input rise time (Trdi) Trdi <= 20ns
Data input fall time (Tfdi) Tfdi <= 20ns
Data output rise time (Trdo) Trdo <= 10ns
Data output fall time (Tfdo) Tfdo <= 10ns
Clock rise time (Trc) Trc <= 3ns
Clock fall time (Tfc) Tfc <= 3ns