Difference between revisions of "Silicon Labs EFR32xG27"
(→Limitations) |
|||
(One intermediate revision by one other user not shown) | |||
Line 1: | Line 1: | ||
+ | [[Category:Device families]] |
||
The '''Silicon Labs EFR32xG27''' are wireless SoCs based on Cortex-M33 microcontrollers. |
The '''Silicon Labs EFR32xG27''' are wireless SoCs based on Cortex-M33 microcontrollers. |
||
These MCUs are part of the [[Silicon Labs EFx32 Series 2 | EFx32 Series 2]] devices. |
These MCUs are part of the [[Silicon Labs EFx32 Series 2 | EFx32 Series 2]] devices. |
||
Line 25: | Line 26: | ||
*The device has 1 Watchdog, which is fed during programming, if enabled. |
*The device has 1 Watchdog, which is fed during programming, if enabled. |
||
− | ==Device Specific Handling== |
+ | == Device Specific Handling == |
− | ===Reset=== |
+ | === Reset === |
The devices uses a special reset, which halts the device after bootloader (on ResetHandler). |
The devices uses a special reset, which halts the device after bootloader (on ResetHandler). |
||
− | ===Security=== |
+ | === Security === |
See: [[Silicon Labs EFx32 Series 2#Debug lock | Silicon Labs EFx32 Series 2]] article. |
See: [[Silicon Labs EFx32 Series 2#Debug lock | Silicon Labs EFx32 Series 2]] article. |
||
Line 35: | Line 36: | ||
See: [[Silicon Labs EFx32 Series 2#Secure boot specific | Silicon Labs EFx32 Series 2]] article. |
See: [[Silicon Labs EFx32 Series 2#Secure boot specific | Silicon Labs EFx32 Series 2]] article. |
||
− | ==Evaluation Boards== |
+ | == Evaluation Boards == |
* [[Silicon Labs BRD4111B]] |
* [[Silicon Labs BRD4111B]] |
||
− | ==Example Application== |
+ | == Example Application == |
* [[Silicon Labs BRD4111B#Example Project | Silicon Labs BRD4111B]] |
* [[Silicon Labs BRD4111B#Example Project | Silicon Labs BRD4111B]] |
Latest revision as of 12:02, 16 May 2024
The Silicon Labs EFR32xG27 are wireless SoCs based on Cortex-M33 microcontrollers. These MCUs are part of the EFx32 Series 2 devices.
Sub families are:
- EFR32BG27
- EFR32MG27
Contents
EFx32 Series 2 specifics
Please refer to the Silicon Labs EFx32 Series 2 article.
Flash Banks
Internal Flash
Flash Bank | Base address | Size | J-Link Support |
---|---|---|---|
Internal flash | 0x08000000 | 1024 KB | |
User Data | 0x0FE00000 | 1 KB |
Watchdog Handling
- The device has 1 Watchdog, which is fed during programming, if enabled.
Device Specific Handling
Reset
The devices uses a special reset, which halts the device after bootloader (on ResetHandler).
Security
See: Silicon Labs EFx32 Series 2 article.
Secure boot
See: Silicon Labs EFx32 Series 2 article.