Difference between revisions of "NXP MCXN11"
(Redirected page to NXP MCXN) (Tag: New redirect) |
|||
Line 1: | Line 1: | ||
+ | #Redirect[[NXP_MCXN]] |
||
− | [[Category:Device families]] |
||
− | __TOC__ |
||
− | The '''NXP MCXN11''' are single core Arm Cortex-M33 microprocessors. |
||
− | |||
− | ==Flash Banks== |
||
− | ===Internal Flash=== |
||
− | {| class="seggertable" |
||
− | |- |
||
− | ! Flash Bank || Base address !! Size || J-Link Support |
||
− | |- |
||
− | | Main flash (NS) || 0x00000000 || Up to 2 MB || style="text-align:center;"| {{YES}} |
||
− | |- |
||
− | | Main flash (S) || 0x10000000 || Up to 2 MB || style="text-align:center;"| {{YES}} |
||
− | |} |
||
− | |||
− | ==ECC RAM== |
||
− | *Device has ECC RAM with various settings. |
||
− | |||
− | ==Device Specific Handling== |
||
− | ====Init/Setup==== |
||
− | *64KB RAMC @ 0x20010000 is used, if it set to ECC_ENABLE, it is initialized. |
||
− | *Enables debugging |
||
− | |||
− | ====Reset==== |
||
− | *Device specific reset is performed. |
||
− | |||
− | ====Attach==== |
||
− | *Attach is supported if RAMC is not set to ECC_ENABLE. |
||
− | |||
− | ==Evaluation Boards== |
||
− | *[[NXP_FRDM-MCXN236|NXP FRDM-MCXN236 evaluation board]] |
||
− | |||
− | ==Example Application== |
||
− | *[[NXP_FRDM-MCXN236#Example_Project|NXP FRDM-MCXN236 evaluation board]] |
Latest revision as of 12:48, 27 May 2024
Redirect to: