Difference between revisions of "GigaDevice GD32A4"
(→Internal Flash) |
(→Internal Flash) |
||
Line 10: | Line 10: | ||
! Flash Bank || Base address !! Size || J-Link Support |
! Flash Bank || Base address !! Size || J-Link Support |
||
|- |
|- |
||
− | | Main flash |
+ | | Main flash || 0x08000000 || Up to 3 MB || style="text-align:center;"| {{YES}} |
− | |- |
||
− | | Main flash Bank 1 || 0x08100000 || Up to 2 MB || style="text-align:center;"| {{YES}} |
||
|- |
|- |
||
| Option Byte Bank 0 || 0x1FFFC000|| 16 B || style="text-align:center;"| {{NO}} |
| Option Byte Bank 0 || 0x1FFFC000|| 16 B || style="text-align:center;"| {{NO}} |
Revision as of 08:33, 25 June 2024
The GD32A49x series are 32-bit general-purpose microcontrollers based on the Arm® Cortex®-M4 processor.
Contents
Flash Banks
Internal Flash
Flash Bank | Base address | Size | J-Link Support |
---|---|---|---|
Main flash | 0x08000000 | Up to 3 MB | |
Option Byte Bank 0 | 0x1FFFC000 | 16 B | |
Option Byte Bank 1 | 0x1FFEC000 | 16 B | |
OTP Bytes | 0x1FFF7800 | 512 B |
ECC RAM
In order to prevent errors when reading first time, the DLL initializes the first 24Kb of RAM starting at 0x2000 0000.
Watchdog Handling
- The device does have 2 watchdogs.
- The watchdogs are fed during flash programming.
Device Specific Handling
Connect
- On Connect, protection level is checked. For further information regarding this, please click here.
Reset
- The device uses normal Cortex-M reset, no special handling necessary, like described here.