Difference between revisions of "Infineon EVAL PMG1 B1 DRP"
(→Preparing for J-Link) |
|||
(One intermediate revision by the same user not shown) | |||
Line 2: | Line 2: | ||
__TOC__ |
__TOC__ |
||
− | This article describes specifics for the |
+ | This article describes specifics for the Infineon EVAL PMG1 B1 DRP evaluation board.<br> |
+ | [[File:Infineon_EVAL_PMG1_B1_DRP_CYPM1116_board.jpg|450px]] |
||
− | '''[PICTURE OF BOARD]''' |
||
− | [[File:VENDOR_BOARDNAME.jpg|450px]] |
||
− | |||
== Preparing for J-Link == |
== Preparing for J-Link == |
||
+ | |||
− | *Connect the J-Link to ...... |
||
*Connect the J-Link to this pins: |
*Connect the J-Link to this pins: |
||
{| class="seggertable" |
{| class="seggertable" |
||
Line 31: | Line 29: | ||
====SETUP==== |
====SETUP==== |
||
*Embedded Studio: V7.20 |
*Embedded Studio: V7.20 |
||
− | *Hardware: |
+ | *Hardware: Infineon EVAL PMG1 B1 DRP |
− | *Link: [[File: |
+ | *Link: [[File:Infineon_CYPM1116_TestProject_ES_V720.zip]] |
Latest revision as of 10:37, 30 May 2024
This article describes specifics for the Infineon EVAL PMG1 B1 DRP evaluation board.
Preparing for J-Link
- Connect the J-Link to this pins:
J-Link Pin | Connector | Pin | Name |
---|---|---|---|
VTref | J4 | 1 | B1_VDDD |
GND | J4 | 2 | GND |
TMS/SWDIO | J4 | 9 | SWDIO |
TCK/SWCLK | J4 | 7 | SWDCLK |
RESET | J4 | 5 | RESET |
- Power the board via J1 9...22V.
- Verify the Connection with e.g. J-Link Commander. The output should look as follows:
Example Project
The following example project was created with the SEGGER Embedded Studio project wizard and runs out-of-the-box on the [SiliconVendor] [EvalBoardName].
It is a simple Hello World sample linked into the internal flash.
SETUP
- Embedded Studio: V7.20
- Hardware: Infineon EVAL PMG1 B1 DRP
- Link: File:Infineon CYPM1116 TestProject ES V720.zip