Difference between revisions of "ArteryTek AT32F42x"
(→Internal Flash) |
|||
Line 1: | Line 1: | ||
− | + | ArteryTek AT32F42x are Cortex-M4 based MCUs |
|
__TOC__ |
__TOC__ |
||
Line 19: | Line 19: | ||
==Evaluation Boards== |
==Evaluation Boards== |
||
− | *[[ |
+ | *[[ArteryTek_AT-START-F421|ArteryTek AT-START-F421]] |
− | *[[ |
+ | *[[ArteryTek_AT-START-F423|ArteryTek AT-START-F423]] |
− | *[[ |
+ | *[[ArteryTek_AT-START-F425|ArteryTek AT-START-F425]] |
==Example Application== |
==Example Application== |
||
− | *[[ |
+ | *[[ArteryTek_AT-START-F421#Example_Project | ArteryTek AT-START-F421]] |
− | *[[ |
+ | *[[ArteryTek_AT-START-F423#Example_Project | ArteryTek AT-START-F423]] |
− | *[[ |
+ | *[[ArteryTek_AT-START-F425#Example_Project | ArteryTek AT-START-F425]] |
Revision as of 16:39, 8 February 2024
ArteryTek AT32F42x are Cortex-M4 based MCUs
Contents
Flash Banks
Internal Flash
Flash Bank | Base address | Size | J-Link Support |
---|---|---|---|
Internal flash | 0x08000000 | Up to 128 KB |
Watchdog Handling
- The watchdog is fed during flash programming.
Device Specific Handling
Reset
- The device uses normal Cortex-M reset, no special handling necessary, like described here.