Difference between revisions of "NXP i.MX 8"
m (Artjom.Kister moved page i.MX 8 Series to i.MX 8) |
|||
Line 1: | Line 1: | ||
− | __TOC__ |
||
− | |||
− | The '''NXP i.MX 8''' is an embedded multi-core processor consisting of two Cortex-M4, four Cortex-A53 and two Cortex-A72. |
||
− | |||
== Debugging == |
== Debugging == |
||
+ | Debugging of Cortex-A72, Cortex-A53 and Cortex-M4 cores is enabled after primary boot stage.<br> |
||
− | J-Link supports debugging for the Cortex-M4. During connect the M4 is set to execute an endless loop at 0x1FFE0000 (TCML RAM) and afterwards halted. |
||
+ | A boot image should contain System Controller Unit (SCU) and Security Controller (SECO) firmware images packed in containers. |
||
+ | After the boot stage J-Link can be attached to a running target. |
||
+ | {{Note|After reset a watchdog timer is enabled. System Controller firmware is responsible to pereodicaly refresh the timer. |
||
− | === Reset === |
||
+ | }} |
||
− | J-Link currently does not support device reset. |
Revision as of 12:15, 28 March 2024
Debugging
Debugging of Cortex-A72, Cortex-A53 and Cortex-M4 cores is enabled after primary boot stage.
A boot image should contain System Controller Unit (SCU) and Security Controller (SECO) firmware images packed in containers.
After the boot stage J-Link can be attached to a running target.
Note:
After reset a watchdog timer is enabled. System Controller firmware is responsible to pereodicaly refresh the timer.