Renesas RZ/V2L

From SEGGER Wiki
Revision as of 16:45, 4 November 2021 by Erik (talk | contribs) (Created page with "__TOC__ The Renesas RZ/V2L is equipped with a Cortex-A55 (dual or single) CPU + a Cortex-M33 CPU. ==Specifics== ==Connect== By default, the Cortex-M33 core is not enabled. In...")
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
Jump to: navigation, search

The Renesas RZ/V2L is equipped with a Cortex-A55 (dual or single) CPU + a Cortex-M33 CPU.

Specifics

Connect

By default, the Cortex-M33 core is not enabled. In order to establish a connection, the J-Link performs a device specific connect sequence. After executing the sequence, the Cortex-M33 is executing a test loop in the SRAM.

Reset

A device specific reset is performed which resets the M33 + performs the Cortex-M33 enable sequence. The Cortex-A55 is not affected by the reset.

Limitations

The J-Link software supports the Cortex-M33 core, only.

Evaluation Boards

TBD

Example Application

TBD